Generating DPI-C Models from MATLAB Using HDL Verifier
Verification engineers often have to manually recreate many of the MATLAB® models used during system algorithm design. HDL Verifier™ can generate C models wrapped in a SystemVerilog Direct Programming Interface (DPI) for use in Cadence®, Mentor Graphics®, or Synopsys® simulators. Reusing the system algorithm models can save weeks of manual writing and debugging, and these models easily accommodate changes to the specification. This demo shows an FFT checker and waveform generator exported as SystemVerilog DPI-C models and used in a universal verification methodology (UVM) simulation.
Published: 23 Mar 2015
Featured Product
HDL Verifier
Select a Web Site
Choose a web site to get translated content where available and see local events and offers. Based on your location, we recommend that you select: .
You can also select a web site from the following list
How to Get Best Site Performance
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.
Americas
- América Latina (Español)
- Canada (English)
- United States (English)
Europe
- Belgium (English)
- Denmark (English)
- Deutschland (Deutsch)
- España (Español)
- Finland (English)
- France (Français)
- Ireland (English)
- Italia (Italiano)
- Luxembourg (English)
- Netherlands (English)
- Norway (English)
- Österreich (Deutsch)
- Portugal (English)
- Sweden (English)
- Switzerland
- United Kingdom (English)
Asia Pacific
- Australia (English)
- India (English)
- New Zealand (English)
- 中国
- 日本Japanese (日本語)
- 한국Korean (한국어)